Description
Static random-access memories (SRAM) are integral part of design systems as caches and data memories that and occupy one-third of design space. The work presents an embedded low power SRAM on a triple well process that allows body-biasing control. In addition to the normal mode operation, the design is embedded with Physical Unclonable Function (PUF) [Suh07] and Sense Amplifier Test (SA Test) mode. With PUF mode structures, the fabrication and environmental mismatches in bit cells are used to generate unique identification bits. These bits are fixed and known as preferred state of an SRAM bit cell. The direct access test structure is a measurement unit for offset voltage analysis of sense amplifiers. These designs are manufactured using a foundry bulk CMOS 55 nm low-power (LP) process. The details about SRAM bit-cell and peripheral circuit design is discussed in detail, for certain cases the circuit simulation analysis is performed with random variations embedded in SPICE models. Further, post-silicon testing results are discussed for normal operation of SRAMs and the special test modes. The silicon and circuit simulation results for various tests are presented.
Download count: 6
Details
Title
- 6T-SRAM 1Mb design with test structures and post silicon validation
Contributors
- Dosi, Ankita (Author)
- Clark, Lawrence (Thesis advisor)
- Seo, Jae-Sun (Committee member)
- Brunhaver, John (Committee member)
- Arizona State University (Publisher)
Date Created
The date the item was original created (prior to any relationship with the ASU Digital Repositories.)
2017
Resource Type
Collections this item is in
Note
- thesisPartial requirement for: M.S., Arizona State University, 2017
- bibliographyIncludes bibliographical references (pages 67-69)
- Field of study: Electrical engineering
Citation and reuse
Statement of Responsibility
by Ankita Dosi