Full metadata
Title
Advanced Power Amplifier Architectures to Support 5G+ Cellular Infrastructure
Description
The world has seen a revolution in cellular communication with the advent of 5G, which enables gigabits per second data speed with low latency, massive capacity, and increased availability. Complex modulated signals are used in these moderncommunication systems to achieve high spectral efficiency, and these signals exhibit high peak to average power ratios (PAPR). Design of cellular infrastructure hardware to support these complex signals therefore becomes challenging, as the transmitter’s radio frequency power amplifier (RF PA) needs to remain highly efficient at both peak and backed off power conditions. Additionally, these PAs should exhibit high linearity and support continually increasing bandwidths. Many advanced PA configurations exhibit high efficiency for processing legacy communications signals. Some of the most popular architectures are Envelope Elimination and Restoration (EER), Envelope Tracking (ET), Linear Amplification using Non-linear Component (LINC), Doherty Power Amplifiers (DPA), and Polar Transmitters. Among these techniques,
the DPA is the most widely used architecture for base-station applications because of its simple configuration and ability to be linearized using simple digital pre-distortion (DPD) algorithms. To support the cellular infrastructure needs of 5G and beyond, RF PAs, specifically DPA architectures, must be further enhanced to support broader bandwidths as well as smaller form-factors with higher levels of integration. The following four novel works are presented in this dissertation to support RF PA requirements for future cellular infrastructure:
1. A mathematical analysis to analyze the effects of non-linear parasitic capacitance (Cds) on the operation of continuous class-F (CCF) mode power amplifiers and identify their optimum operating range for high power and efficiency.
2. A methodology to incorporate a class-J harmonic trapping network inside the PA package by considering the effect of non-linear Cds, thus reducing the DPA footprint while achieving high RF performance.
3. A novel method of synthesizing the DPA’s output combining network (OCN) to realize an integrated two-stage integrated LDMOS asymmetric DPA.
4. A novel extended back-off efficiency range DPA architecture that engineers the mutual interaction between combining load and peaking off-state impedance. The theory and architecture are verified through a GaN-based DPA design.
Date Created
2022
Contributors
- Ahmed, Maruf Newaz (Author)
- Kitchen, Jennifer (Thesis advisor)
- Aberle, James (Committee member)
- Bakkaloglu, Bertan (Committee member)
- Ozev, Sule (Committee member)
- Arizona State University (Publisher)
Topical Subject
Resource Type
Extent
109 pages
Language
eng
Copyright Statement
In Copyright
Primary Member of
Peer-reviewed
No
Open Access
No
Handle
https://hdl.handle.net/2286/R.2.N.171994
Level of coding
minimal
Cataloging Standards
Note
Partial requirement for: Ph.D., Arizona State University, 2022
Field of study: Electrical Engineering
System Created
- 2022-12-20 06:19:18
System Modified
- 2022-12-20 06:19:18
- 1 year 11 months ago
Additional Formats